Research Article

480 MHz 10-tap Clock Generator Using Edge-Combiner DLL for USB 2.0 Applications

Figure 27

Postlayout simulation results from DLL2 locking operation. The simulation condition is tt/1.2 V/25°C.
267247.fig.0027